A Dual Core Source/Drain GAA FinFET

Main Article Content

Abstract

The emergence of fin-shaped field effect transistors (FinFETs) was governed by the requirement of the VLSI industry to include more functionalities per unit chip area. Enhanced gate control in a FinFET due to a surrounding gate architecture built on the fundamental geometry of a MOSFET made them highly compatible to the existing CMOS circuit applications. The announcement of a vertically stacked multiple FinFET structure named as Ribbon-FET by Intel Corporation in 2021 motivates the work presented in this article. This article proposes a dual core sourcedrain gate-all-around FinFET, and evaluates its performance in terms of variation in core doping concentrations through technology computer aided design (TCAD) simulations. The advantage of having a dual core in source and drain regions is the opportunity to tune the performance metrics of the device by altering the doping concentration in the outer, and inner cores. The response of the optimized architecture to presence of acceptor-like, and donor-like traps in oxide/ channel interface is presented. The acceptor-like traps affect the characteristics in its on-state, whereas the donor-like traps influence the off-state of the device. DIBL reduces with the introduction of interface traps.

Article Details

How to Cite
Prachuryya, Deepjyoti, Rupam, Santanu, Rajesh, & Hirakjyoti. (2023). A Dual Core Source/Drain GAA FinFET. Tecnología En Marcha Journal, 36(6), Pág 5–11. https://doi.org/10.18845/tm.v36i6.6748
Section
Artículo científico

References

“How the Father of FinFETs Helped Save Moore’s Law”, IEEE Spectrum, 2020. [Online]. Available: https:// spectrum.ieee.org/how-the-father-of-finfets-helped-save-moores-law. [Accessed: 29- May- 2022].

“Video: Intel Intros RibbonFET, PowerVia Technologies”, Intel, 2022. [Online]. Available: https://www.intel.

com/content/www/us/en/corporate/usa-chipmaking/news-and-resources/video-intel-intros-ribbonfet-powerviatechnologies.html. [Accessed: 29- May- 2022].

Synopsys Inc., Sentaurus TCAD Version R-2020.09-SP1.

H. Toan and R. Goswami, “Impact of gate dielectric on overall electrical performance of Quadruple gate FinFET”, Applied Physics A, vol. 128, no. 2, 2022.

D. Deb, R. Goswami, R. Baruah, R. Saha and K. Kandpal, “Role of gate electrode in influencing interface trap sensitivity in SOI tunnel FETs”, Journal of Micromechanics and Microengineering, vol. 32, no. 4, p. 044006, 2022.